# CHAPTER-4 CPU Design

- =>In order to illustrate CPU design process, consider small and somewhat impractical CPU.
- =>This CPU will have only one programmable accessible register called accumulator(AC).
- =>It has only 4 instruction in its instruction set as shown in table:

### Instruction set for the Very Simple CPU

| Instruction | Instruction Code | Operation         |
|-------------|------------------|-------------------|
| ADD         | 00AAAAAA         | AC-AC + M[AAAAAA] |
| AND         | 01AAAAAA         | AC←AC ^ M[AAAAAA] |
| JMP         | 10AAAAAA         | GOTO AAAAAA       |
| INC         | 11XXXXXXX        | AC←AC + 1         |

In addition to AC, this CPU needs several additional registers to perform the internal operations necessary to fetch, decode, and execute instructions. The registers in this CPU are fairly standard and are found in many CPUs; their sizes vary depending on the CPU in which they are used. This CPU contains the following registers:

- A 6-bit address register, AR, which supplies an address to memory via A[5..0]
- A 6-bit program counter, PC, which contains the address of the next instruction to be executed
- An 8-bit data register, DR, which receives instructions and data from memory via D[7..0]
- A 2-bit instruction register, IR, which stores the opcode portion of the instruction code fetched from memory

### Fetching instruction from memory

The address of instruction to be fetched is stored in the PC. Since, address register(AR) supplies an address to memory through A[5.....0] pins, firstly copy the content of PC to AR.

Fetch 1: AR <- PC

- The CPU must read the instructions from the memory and store in DR. Fetch 2: DR <- M, PC <- PC + 1
- Finally, two higher order bits of DR are copied into IR; these two bit indicate which instruction is to be executed, and the CPU copies the lower order 6-bit of DR into AR. Fetch 3: IR <- DR[7,6], AR <- DR[5....0]

### Decoding instructions

- The CPU must determine which instruction it has fetched so as to invoke the current routine.
- ☐ The value of IR i.e. 00, 01, 10 and 11 determine which routine is to be invoked.

### Executing instructions:

ADD instruction:

=> First it must fetch one operand from the memory. => Then, it must add this operand to the current content of accumulator and store the result back into the accumulator.

ADD1: DR <- M

ADD2: AC <- AC + DR

AND instruction:

AND1: DR <- M

AND2:  $AC < -AC \land DR$ 

JMP instruction:

=> The address to which the CPU must jump is copied into the PC. => Since, the result is already stored in DR[5...0], we simply copy this value to PC.

JMP1: PC < -DR[5...0]

INC instruction:

INC1: AC < -AC + 1

# Complete state diagram for very simple CPU



### Establishing required data path

Fetch 1: AR <- PC

Fetch 2: DR <- M, PC <- PC + 1

Fetch 3: IR <- DR[7,6], AR <- DR[5....0]

ADD1: DR <- M

ADD2: AC < -AC + DR

AND1: DR <- M

AND2:  $AC < -AC \land DR$ 

JMP1: PC < -DR[5...0]

INC1: AC <- AC + 1

### Design of very simple ALU



### Designing Hardwired Control Unit:

(This very simple CPU requires only a ordinary control unit which has three components: counter, decoder and some combinational logic)



(For this CPU, there are total number of 9 states and therefore a 4-bit counter and 4-to-16-bit decoder is needed)



- While working on the actual transfer, we note that AR only supplies its data to memory, but not to other components. Therefore, it is not necessary to connect its output to other internal bus.
- IR does not supply data to any other components through the internal bus.
  So, its output connection can be removed.
- AC actually does not supply data to any components. Therefore, its connection to the internal bus can be removed.
- AC must be able to load the sum of AC and DR as well as logical AND of AC and DR. Therefore, the CPU needs to include ALU that can generate these results.



# Control signal generation for very simple CPU

Control signal generation for the Very Simple CPU FETCH1 ARLOAD IRLOAD FETCH3 FETCH3 AND2 **ALUSEL** JMP1 **PCLOAD** FETCH2 **MEMBUS** FETCH2 **PCINC** FETCH1 **PCBUS** FETCH2 DRLOAD AND1 **DRBUS** ADD2 **ACLOAD** AND<sub>2</sub> FETCH2

READ

ACINC

INC1

## Example:

| Instruction | Instruction Code | Operation             |
|-------------|------------------|-----------------------|
| JMP1        | 00AAAAAA         | PC←AAAAAA + 1         |
| INC2        | 01XXXXXX         | AC←AC + 2             |
| ADD1        | 10AAAAA          | AC←AC + M[AAAAAA] + 1 |
| SKIP        | 11XXXXXX         | PC←PC + 1             |



Fetch 1: AR <- PC
Fetch 2: DR <- M, PC <- PC + 1
Fetch 3: IR <- DR[7,6], AR <- DR[5....0]
JMP11: PC <- AR
JMP12: PC <- PC +1
INC21: AC <- AC +1
INC22: AC <- AC +1
ADD11: DR <- M, AC <-AC + 1
ADD12: AC <- AC + DR

SKIP1: PC <- PC +1





### Example

#### Design a CPU that meets the following specifications.

- It can access 64 words of memory, each word being 8 bits wide. The CPU does this by outputting a 6-bit address on its output pins A[5..0] and reading in the 8-bit value from memory on its inputs D[7..0].
- The CPU contains a 6-bit address register (AR) and program counter (PC); an 8-bit accumulator (AC) and data register (DR); and a 2-bit instruction register (IR).
- The CPU must realize the following instruction set.

| Instruction | Instruction Code | Operation               |
|-------------|------------------|-------------------------|
| СОМ         | 00XXXXXX         | AC←AC′                  |
| JREL        | OTAAAAA          | PC←PC + 00AAAAAA        |
| OR          | 10AAAAAA         | AC←AC ∨ M[00AAAAAA]     |
| SUB1        | 11AAAAAA         | AC←AC - M[00AAAAAA] - 1 |

#### State diagram and RTL code:

FETCH1: AR □ PC

FETCH2: DR \( \Bar{\text{\$I\$}} \) M, PC \( \Bar{\text{\$I\$}} \) PC + 1

FETCH3:  $IR \square DR[7..6], AR \square DR[5..0]$ 

COM1: AC \( \text{AC'} \)

JREL1: DR□ M

JREL2:  $PC \square PC + DR[5..0]$ 

OR1: DR \( \Bar{D} \) M

OR2:  $AC \square AC \lor DR$ 

SUB11: DR II M

SUB12: AC □ AC + DR'



The register section is the same as Figure 6.6, except for the data input to PC, shown below.





